# **ModelSim Intel FPGA Starter Edition**

KAIST, SChool of EE

Computer Architecture and Memory systems Laboratory

KAIST EE

CAMELAN

CME







# Sign up Intel Website

https://www.intel.com/content/www/us/en/homepage.html#





# Sign up Intel Website

https://www.intel.com/content/www/us/en/homepage.html#



Fill out the registeration form



### **Download**

 https://www.intel.com/content/www/us/en/collections/products/fpga/softwa re/downloads.html?s=Newest&q=lite



Note that we select "Lite" version (It does not require a license.)



## **ModelSim Installation**

Select "Intel FPGA Starter Edition" and click next, next, ...
until it finishes the installation





# Ready to use ModelSim!





# Create new project

- #1. Create "lab0" directory in C:\modelsum\_project
- #2. Run ModelSim
- #3. File → New → project



# Create new project

- #1. "Add items to the Project" window will pop up
- #2. Click "Create New File"
- #3. Create "hello\_world" file with the type of Verilog







- 4-bit synchronous up counter
- Update at clock posedge



Copy & Paste Compile!

```
`timescale 1ns / 100ps
module counter (clock, reset, enable, out);
     input
                 clock;
     input
                 reset;
     input
                enable;
     output
                [0:3] out;
                 [0:3] out;
     reg
     initial begin
     end
     always @(posedge clock) begin
           if (enable == 1'b1) begin
                 if (reset == 1'b1)
                       out <= 4'b0000;
                 else begin
                       out <= out+1;
                 end
           end
     end
endmodule
```

We need testbench to test our module



 Add new file for testbench to the project, and don't forget the type is Verilog







#### Copy & Paste Compile!

```
`include "hello world.v"
module hello world tb();
      reg clock r, reset r, enable r;
      wire [0:3] counter out;
      initial begin
            $display ("time\t clk reset enable counter");
            $monitor ("%T\t %b %b %b
                                                  %b", $time, clock r, reset r, enable r, counter out);
            clock r \le 1:
            reset r \le 0;
            enable r \le 0;
            #5 enable r <= 1;
            #5 reset r <=1;
            #10 \text{ reset } r \le 0;
            #100 enable r <= 0;
            #5 $finish;
      end
      always begin
            #5 clock r \le \sim \operatorname{clock} r;
      end
      counter U_counter (clock_r, reset_r, enable_r, counter_out);
endmodule
```



After compile, let's simulate your code







Add waveform using one of the following ways









Click one of buttons to run or break the simulation





 Now, you can see the waveform and output on the "Transcipt" tab



